DMA Controller Verification using SV and UVM
Course Summary
- DMA Controller detailed overview
- Design specification
- Listing down features, scenarios
- Developing testplan
- Testbench architecture
- Testbench component coding
- Functional coverage coding
- Register model coding and integration
- Assertion development
- Testbench component integration
- Sanity Testcase coding
- Functional Testcase coding
- Regression setup using Python
- Regression debug
- coverage report generation and analysis
- Â
DMA controller is a dual core design which support various transfers including memory to memory transfer, peripheral to memory transfer and peripheral to peripheral transfer. Design has 8 channels for concurrent transfers. Design also support command list for scatter and gather feature support.Â
Course provides detailed exposure to complete project flow starting from reading the specification till coverage report generation and regression analysis. UVM based Test bench also includes register model development, integration, register access testcases, and functional test coding using register model. Student will get exposure to regression setup, coverage analysis and scoreboard development.
This project is also good for working professionals whose work is generally confined to limited aspects of verification flow and want to get quick hands on exposure to complete flow.
Course | DMA Controller Functional verification using SV & UVM |
---|---|
Duration | Live training :Â 5 weeks eLearning :Â 35 hours |
Next Batch | Â |
Mode of Training | Live training for minimum of 10 participants e-learning for self paced learning |
Fee | Live training : INR 10,000 +GST eLearning : INR 9,000 + GST |
Certificate | Issued |
Course Highlights
- 1-1 Dedicated Mentor Support
- Â 24/7 Tool Access
- Multiple mock interviews
- Industry Standard Projects
- Support with resume update